# CpE 213 Digital Systems Design

#### Lecture 4 Tuesday 9/4/2003

#### **Announcements**

- Course documents have been uploaded to Blackboard
- Lecture notes will remain on the web page for one week after being posted
- Check later today for an assignment
- Today's office hours have been moved to tomorrow from 1:30 to 3:00 pm
- Regular office hours will resume next week

### Extra credit opportunity

- Get 5 (out of total 100 points)
- Come to my office (EECH219) during office hours to have your picture taken
- Deadline: Thursday 9/11 at 3pm

#### Before the next lecture

- Review WIMP handout
- Select a spokesperson from your group
- The spokesperson for each group should email me the names of all group members
- Deadline for this is tomorrow at 5pm
- Download assignment 1 (due on 9/16)

## Question

Why are D flip-flops more commonly used than JK in microcontroller circuits?



## Wimp51 control unit

- Questions
  - Draw a timing diagram showing a clock, the current state, and next state for at least two instruction cycles.
  - Describe what needs to be done to implement the state machine controller in hardware.



#### Questions

- What is the range of code addresses in the WIMP51?
- What is the range of memory addresses (in hexadecimal)?

### Question

■ A D-FF will latch its input whenever a rising clock edge occurs. We only want IR to latch the data bus at the end of the fetch cycle and not during the other two states. How can we cause IR to change at the end of the decode cycle and keep it the same during the other two cycles? This is an important technique which we'll want to use on all the other machine registers.



## Wimp51 Instructions

| MOV A, 7 | #D 011101   | 00 dddddddd   | A<=D                                |
|----------|-------------|---------------|-------------------------------------|
| ADDC A,  | ,#D 001101  | 00 dddddddd   | $C,A \le A+D+C$                     |
| MOV Rn,  | , A 11111r  | ınn           | $Rn \le A$                          |
| MOV A, I | Rn 11101n   | nn            | $A \le Rn$                          |
| ADDC A,  | , Rn 00111r | ınn           | $C,A \le A+Rn+C$                    |
| ORL A, R | Rn 01001r   | ınn           | $A \le AYRn$                        |
| ANL A, R | Rn 01011r   | ınn           | $A \le AIRn$                        |
| XRL A, R | Rn 01101r   | ınn           | A<=A⊕Rn                             |
| SWAP A   | 110001      | 00            | $A \le A_{(3-0)} & A_{(7-4)}$       |
| CLR C    | 110000      | 11            | C<=0                                |
| SETB C   | 110100      | 11            | C<=1                                |
| SJMP rel | 100000      | 000 aaaaaaaaa | PC<=PC+rel+2                        |
| JZ rel   | 011000      | 00 aaaaaaaa   | $PC \le PC + rel + 2 \text{ if } Z$ |
|          |             |               |                                     |







